Development of Simulator for Performance Analysis of Synchronization Clock in the Synchronization Network and Transmission Network


The KIPS Transactions:PartC, Vol. 11, No. 1, pp. 123-134, Feb. 2004
10.3745/KIPSTC.2004.11.1.123,   PDF Download:

Abstract

The synchronized clock performance in the synchronization network and SDH transmission network design is an important element in aspect of guaranteeing network stability and data transmission. Consequently the simulator which can applicable various parameters and several input levels from the best state to the worst state for performance analysis of the synchronized clock is required in case of network design. Therefore, in this paper, I developed the SNCA and TNCA for analysis of the synchronized clock in the synchronization network and transmission network. And utilizing these simulators with various wander generation, node number and clock state, I obtained the synchronized clock characteristics and maximum network nodes in NE1, NE2, and NE3 transmission network and DOTS1, DOTS2 synchronization network.


Statistics
Show / Hide Statistics

Statistics (Cumulative Counts from September 1st, 2017)
Multiple requests among the same browser session are counted as one view.
If you mouse over a chart, the values of data points will be shown.


Cite this article
[IEEE Style]
L. C. Gi, "Development of Simulator for Performance Analysis of Synchronization Clock in the Synchronization Network and Transmission Network," The KIPS Transactions:PartC, vol. 11, no. 1, pp. 123-134, 2004. DOI: 10.3745/KIPSTC.2004.11.1.123.

[ACM Style]
Lee Chang Gi. 2004. Development of Simulator for Performance Analysis of Synchronization Clock in the Synchronization Network and Transmission Network. The KIPS Transactions:PartC, 11, 1, (2004), 123-134. DOI: 10.3745/KIPSTC.2004.11.1.123.