Design of Optimized ARIA Crypto-Processor Using Composite Field S-Box
KIPS Transactions on Computer and Communication Systems, Vol. 8, No. 11, pp. 271-276, Nov. 2019
https://doi.org/10.3745/KTCCS.2019.8.11.271, PDF Download:
Keywords: ARIA Crypto-Processor, Composite Field S-Box, Key scheduling, Verilog HDL
Abstract
Statistics
Show / Hide Statistics
Statistics (Cumulative Counts from September 1st, 2017)
Multiple requests among the same browser session are counted as one view.
If you mouse over a chart, the values of data points will be shown.
Statistics (Cumulative Counts from September 1st, 2017)
Multiple requests among the same browser session are counted as one view.
If you mouse over a chart, the values of data points will be shown.
|
Cite this article
[IEEE Style]
K. M. Sup, "Design of Optimized ARIA Crypto-Processor Using Composite Field S-Box," KIPS Transactions on Computer and Communication Systems, vol. 8, no. 11, pp. 271-276, 2019. DOI: https://doi.org/10.3745/KTCCS.2019.8.11.271.
[ACM Style]
Kang Min Sup. 2019. Design of Optimized ARIA Crypto-Processor Using Composite Field S-Box. KIPS Transactions on Computer and Communication Systems, 8, 11, (2019), 271-276. DOI: https://doi.org/10.3745/KTCCS.2019.8.11.271.