Optimized Implementation of PIPO Lightweight Block Cipher on 32-bit RISC-V Processor
KIPS Transactions on Computer and Communication Systems, Vol. 11, No. 6, pp. 167-174, Jun. 2022
https://doi.org/10.3745/KTCCS.2022.11.6.167, PDF Download:
Keywords: PIPO, RISC-V, Lightweight Block cipher, Optimization Implementation
Abstract
Statistics
Show / Hide Statistics
Statistics (Cumulative Counts from September 1st, 2017)
Multiple requests among the same browser session are counted as one view.
If you mouse over a chart, the values of data points will be shown.
Statistics (Cumulative Counts from September 1st, 2017)
Multiple requests among the same browser session are counted as one view.
If you mouse over a chart, the values of data points will be shown.
|
Cite this article
[IEEE Style]
E. S. Woo, J. K. Bae, S. G. Ju, L. M. Woo, S. H. Jeong, "Optimized Implementation of PIPO Lightweight Block Cipher
on 32-bit RISC-V Processor," KIPS Transactions on Computer and Communication Systems, vol. 11, no. 6, pp. 167-174, 2022. DOI: https://doi.org/10.3745/KTCCS.2022.11.6.167.
[ACM Style]
Eum Si Woo, Jang Kyung Bae, Song Gyeong Ju, Lee Min Woo, and Seo Hwa Jeong. 2022. Optimized Implementation of PIPO Lightweight Block Cipher
on 32-bit RISC-V Processor. KIPS Transactions on Computer and Communication Systems, 11, 6, (2022), 167-174. DOI: https://doi.org/10.3745/KTCCS.2022.11.6.167.